

## TSL2591

### **Light-to-Digital Converter**

### **General Description**

The TSL2591 is a very-high sensitivity light-to-digital converter that transforms light intensity into a digital signal output capable of direct I<sup>2</sup>C interface. The device combines one broadband photodiode (visible plus infrared) and one infrared-responding photodiode on a single CMOS integrated circuit. Two integrating ADCs convert the photodiode currents into a digital output that represents the irradiance measured on each channel. This digital output can be input to a microprocessor where illuminance (ambient light level) in lux is derived using an empirical formula to approximate the human eye response. The TSL2591 supports a traditional level style interrupt that remains asserted until the firmware clears it.

Ordering Information and Content Guide appear at end of datasheet.

Figure 1: Added Value of Using TSL2591

| Benefits                                        | Features                                                                                                                                                            |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Approximates Human Eye Response                 | • Dual Diode                                                                                                                                                        |
| Flexible Operation                              | Programmable Analog Gain and Integration Time                                                                                                                       |
| Suited for Operation Behind Dark Glass          | 600M:1 Dynamic Range                                                                                                                                                |
| Low Operating Overhead                          | <ul> <li>Two Internal Interrupt Sources</li> <li>Programmable Upper and Lower Thresholds</li> <li>One Interrupt Includes Programmable Persistence Filter</li> </ul> |
| Low Power 3.0 μA Sleep State                    | User Selectable Sleep Mode                                                                                                                                          |
| I <sup>2</sup> C Fast Mode Compatible Interface | <ul> <li>Data Rates up to 400 kbit/s</li> <li>Input Voltage Levels Compatible with 3.0V Bus</li> </ul>                                                              |



### **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: Block Diagram





#### **Detailed Description**

The TSL2591 contains two integrating analog-to-digital converters (ADC) that integrate currents from two photodiodes. Integration of both channels occurs simultaneously. Upon completion of the conversion cycle, the conversion result is transferred to the Channel 0 and Channel 1 data registers, respectively. The transfers are double-buffered to ensure that the integrity of the data is maintained. After the transfer, the device automatically begins the next integration cycle.

Communication with the device is accomplished through a standard, two-wire I<sup>2</sup>C serial bus. Consequently, the TSL2591 can be easily connected to a microcontroller or embedded controller. No external circuitry is required for signal conditioning. Because the output of the device is digital, the output is effectively immune to noise when compared to an analog signal.

The TSL2591 also supports an interrupt feature that simplifies and improves system efficiency by eliminating the need to poll a sensor for a light intensity value. The primary purpose of the interrupt function is to detect a meaningful change in light intensity. The concept of a meaningful change can be defined by the user both in terms of light intensity and time, or persistence, of that change in intensity. The device has the ability to define two sets of thresholds, both above and below the current light level. An interrupt is generated when the value of a conversion exceeds either of these limits. One set of thresholds can be configured to trigger an interrupt only when the ambient light exceeds them for a configurable amount of time (persistence) while the other set can be configured to trigger an immediate interrupt.

Page 3[v3-00] 2023-Feb-08Document Feedback



### **Pin Assignment**

The TSL2591 pin assignments are described below.

Figure 3: Pin Diagram

Package FN Dual Flat No-Lead (Top View): Package drawing is not to scale.



Figure 4: Pin Description

| Pin Number | Pin Name        | Description                                              |
|------------|-----------------|----------------------------------------------------------|
| 1          | SCL             | I <sup>2</sup> C serial clock input terminal             |
| 2          | INT             | Interrupt — open drain output (active low).              |
| 3          | GND             | Power supply ground. All voltages are referenced to GND. |
| 4          | NC              | No connect — do not connect.                             |
| 5          | V <sub>DD</sub> | Supply voltage                                           |
| 6          | SDA             | I <sup>2</sup> C serial data I/O terminal                |



### **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 5:
Absolute Maximum Ratings

| Parameter                                   | Min   | Max | Units | Comments                             |
|---------------------------------------------|-------|-----|-------|--------------------------------------|
| Supply voltage, V <sub>DD</sub>             |       | 3.8 | V     | All voltages are with respect to GND |
| Input terminal voltage                      | -0.5  | 3.8 | V     |                                      |
| Output terminal voltage                     | -0.5  | 3.8 | V     |                                      |
| Output terminal current                     | -1    | 20  | mA    |                                      |
| Storage temperature range, T <sub>stg</sub> | -40   | 85  | °C    |                                      |
| ESD tolerance, human body model             | ±2000 |     | V     | JESD22-A114-B                        |
| ESD tolerance, charge device model (CDM)    | ±500  |     | V     | JESD22-C101                          |

Datasheet, PublicPage 5[v3-00] 2023-Feb-08Document Feedback



### **Electrical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. Device parameters are guaranteed at  $T_A = 25^{\circ}\text{C}$  unless otherwise noted.

Figure 6: Recommended Operating Conditions

| Symbol          | Parameter                      | Min | Тур | Max | Units |
|-----------------|--------------------------------|-----|-----|-----|-------|
| V <sub>DD</sub> | Supply voltage                 | 2.7 | 3   | 3.6 | V     |
| T <sub>A</sub>  | Operating free-air temperature | -30 |     | 70  | °C    |

Figure 7: Operating Characteristics,  $V_{DD} = 3V$ ,  $T_A = 25$ °C (unless otherwise noted)

| Symbol            | Parameter                              | Conditions                                           | Min                 | Тур        | Max                 | Units      |  |
|-------------------|----------------------------------------|------------------------------------------------------|---------------------|------------|---------------------|------------|--|
| I <sub>DD</sub>   | Supply Current                         | Active<br>Sleep state - no I <sup>2</sup> C activity |                     | 275<br>2.3 | 325<br>4            | μΑ         |  |
| V <sub>OL</sub>   | INT, SDA output low voltage            | 3mA sink current<br>6mA sink current                 | 0                   |            | 0.4<br>0.6          | V          |  |
| I <sub>LEAK</sub> | Leakage current, SDA,<br>SCL, INT pins |                                                      | -5                  |            | 5                   | μΑ         |  |
| V <sub>IH</sub>   | SCL, SDA input high                    | TSL25911 (V <sub>bus</sub> = V <sub>DD</sub> )       | 0.7 V <sub>DD</sub> |            |                     | V          |  |
| *IH               | voltage                                | TSL25913 (V <sub>bus</sub> = 1.8)                    | 1.26                |            |                     | V          |  |
| V <sub>IL</sub>   | SCL, SDA input low                     | TSL25911 (V <sub>bus</sub> = V <sub>DD</sub> )       |                     |            | 0.3 V <sub>DD</sub> | V          |  |
| , TE              | voltage                                | TSL25913 (V <sub>bus</sub> = 1.8)                    |                     |            | 0.54                | † <b>'</b> |  |

Page 6
Document Feedback



Figure 8: ALS Characteristics,  $V_{DD}$  = 3V,  $T_A$  = 25°C, AGAIN = High, AEN = 1, (unless otherwise noted)<sup>(1)</sup> (2) (3)

| Parameter                           | Conditions                                                                                     | Channel    | Min    | Тур            | Max      | Units                   |
|-------------------------------------|------------------------------------------------------------------------------------------------|------------|--------|----------------|----------|-------------------------|
| Dark ADC count<br>value             | E <sub>e</sub> = 0,<br>AGAIN = Max,<br>ATIME=000b (100ms)                                      | CH0<br>CH1 | 0<br>0 |                | 20<br>20 | counts                  |
| ADC integration time step size      | ATIME = 000b (100ms)                                                                           |            | 95     | 100            | 105      | ms                      |
| ADC number of integration steps (4) |                                                                                                |            | 1      |                | 6        | steps                   |
| Max ADC count                       | ATIME = 000b (100ms)                                                                           |            | 0      |                | 36863    | counts                  |
| Max ADC count                       | ATIME = 001b (200ms), 010b (300ms), 011b (400ms), 100b (500ms), 101b (600ms)                   |            | 0      |                | 65535    | counts                  |
| ADC count value                     | White light $^{(2)}$<br>$E_e = 4.98 \mu \text{W/cm}^2$<br>ATIME = 000b (100 ms)                | CH0<br>CH1 | 1120   | 1315<br>174    | 1510     | counts                  |
| ADC count value                     | $\lambda_{p} = 850 \text{ nm}^{(3)}$ $E_{e} = 5.62 \mu\text{W/cm}^{2}$ , ATIME = 000b (100 ms) | CH0<br>CH1 | 1230   | 1447<br>866    | 1665     | counts                  |
| ADC count value                     | White light <sup>(2)</sup>                                                                     |            | 0.092  | 0.132          | 0.172    |                         |
| ratio: CH1/CH0                      | $\lambda_{p} = 850 \text{ nm}^{(3)}$                                                           |            | 0.558  | 0.598          | 0.638    |                         |
| R <sub>e</sub>                      | White light <sup>(2)</sup><br>ATIME = 000b (100 ms)                                            | CH0<br>CH1 |        | 264.1<br>34.9  |          | counts/                 |
| Irradiance<br>responsivity          | $\lambda_{p} = 850 \text{ nm}^{(3)}$ ATIME = 000b (100 ms)                                     | CH0<br>CH1 |        | 257.5<br>154.1 |          | (μW/cm <sup>2</sup> )   |
| Noise <sup>(4)</sup>                | White light $^{(2)}$<br>$E_e = 4.98 \mu \text{W/cm}^2$<br>ATIME = 000b (100 ms)                | СН0        |        | 1              | 2        | 1 standard<br>deviation |

Datasheet, PublicPage 7[v3-00] 2023-Feb-08Document Feedback



| Parameter                                                     | Conditions   | Channel    | Min          | Тур          | Max           | Units |
|---------------------------------------------------------------|--------------|------------|--------------|--------------|---------------|-------|
| Gain scaling, relative<br>to 1x gain setting<br>(AGAIN = Low) | AGAIN = Med  | CH0<br>CH1 | 22<br>22     | 24.5<br>24.5 | 27<br>27      |       |
|                                                               | AGAIN = High | CH0<br>CH1 | 360<br>360   | 400<br>400   | 440<br>440    | х     |
|                                                               | AGAIN = Max  | CH0<br>CH1 | 8500<br>9100 | 9200<br>9900 | 9900<br>10700 |       |

#### Note(s):

- 1. Optical measurements are made using small-angle incident radiation from light-emitting diode optical sources. Visible white LEDs and infrared 850 nm LEDs are used for final product testing for compatibility with high-volume production
- 2. The white LED irradiance is supplied by a white light-emitting diode with a nominal color temperature of 4000 K.
- 3. The 850 nm irradiance is supplied by a GaAs light-emitting diode with the following typical characteristics: peak wavelength  $\lambda_p = 850$  nm and spectral halfwidth  $\Delta\lambda \frac{1}{2} = 42$  nm.
- 4. Parameter ensured by design and is not 100% tested.

Page 8Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



### **Timing Characteristics**

The timing characteristics of TSL2591 are given below.

Figure 9:

AC Electrical Characteristics,  $V_{DD} = 3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

| Parameter <sup>(1)</sup> | Description                                                                                  | Min | Тур | Max | Units |
|--------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| f <sub>(SCL)</sub>       | Clock frequency (I <sup>2</sup> C only)                                                      | 0   |     | 400 | kHz   |
| t <sub>(BUF)</sub>       | Bus free time between start and stop condition                                               | 1.3 |     |     | μs    |
| t <sub>(HDSTA)</sub>     | Hold time after (repeated) start condition. After this period, the first clock is generated. | 0.6 |     |     | μs    |
| t <sub>(SUSTA)</sub>     | Repeated start condition setup time                                                          |     |     |     | μs    |
| t <sub>(SUSTO)</sub>     | Stop condition setup time                                                                    | 0.6 |     |     | μs    |
| t <sub>(HDDAT)</sub>     | Data hold time                                                                               | 0   |     |     | μs    |
| t <sub>(SUDAT)</sub>     | Data setup time                                                                              | 100 |     |     | ns    |
| t <sub>(LOW)</sub>       | SCL clock low period                                                                         | 1.3 |     |     | μs    |
| t <sub>(HIGH)</sub>      | SCL clock high period                                                                        | 0.6 |     |     | μs    |
| t <sub>F</sub>           | Clock/data fall time                                                                         |     |     | 300 | ns    |
| t <sub>R</sub>           | Clock/data rise time                                                                         |     |     | 300 | ns    |
| C <sub>i</sub>           | Input pin capacitance                                                                        |     |     | 10  | pF    |

#### Note(s):

1. Specified by design and characterization; not production tested.

Datasheet, PublicPage 9[v3-00] 2023-Feb-08Document Feedback



### **Timing Diagrams**

Figure 10: Parameter Measurement Information



Page 10Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



# Typical Operating Characteristics

**Spectral Responsivity:** Two channel response allows for tunable illuminance (lux) calculation regardless of transmissivity of glass.

Figure 11: Spectral Responsivity



Figure 12: White Normalized Responsivity vs. Angular Displacement

**White LED Angular Response:** Near cosine angular response for broadband white light sources.



Datasheet, PublicPage 11[v3-00] 2023-Feb-08Document Feedback



**I<sub>DD</sub> vs. V<sub>DD</sub> and Temp:** Effect of supply voltage and temperature on active current.

Figure 13: Normalized  $I_{DD}$  vs.  $V_{DD}$  and Temperature



Figure 14: Response to White LED vs. Temperature

**White LED Response vs. Temp:** Effect of temperature on the device response for a broadband white light source.



Page 12
Document Feedback

Datasheet, Public [v3-00] 2023-Feb-08



### **Register Description**

The device is controlled and monitored by registers accessed through the I<sup>2</sup>C serial interface. These registers provide for a variety of control functions and can be read to determine results of the ADC conversions. The register set is summarized in Figure 15.

Figure 15: Register Description

| Address | Register Name | R/W | Register Function                                 | Reset<br>Value |
|---------|---------------|-----|---------------------------------------------------|----------------|
|         | COMMAND       | W   | Specifies Register Address                        | 0x00           |
| 0x00    | ENABLE        | R/W | Enables states and interrupts                     | 0x00           |
| 0x01    | CONFIG        | R/W | ALS gain and integration time configuration       | 0x00           |
| 0x04    | AILTL         | R/W | ALS interrupt low threshold low byte              | 0x00           |
| 0x05    | AILTH         | R/W | ALS interrupt low threshold high byte             | 0x00           |
| 0x06    | AIHTL         | R/W | ALS interrupt high threshold low byte             | 0x00           |
| 0x07    | AIHTH         | R/W | ALS interrupt high threshold high byte            | 0x00           |
| 0x08    | NPAILTL       | R/W | No Persist ALS interrupt low threshold low byte   | 0x00           |
| 0x09    | NPAILTH       | R/W | No Persist ALS interrupt low threshold high byte  | 0x00           |
| 0x0A    | NPAIHTL       | R/W | No Persist ALS interrupt high threshold low byte  | 0x00           |
| 0x0B    | NPAIHTH       | R/W | No Persist ALS interrupt high threshold high byte | 0x00           |
| 0x0C    | PERSIST       | R/W | Interrupt persistence filter                      | 0x00           |
| 0x11    | PID           | R   | Package ID                                        |                |
| 0x12    | ID            | R   | Device ID                                         | ID             |
| 0x13    | STATUS        | R   | Device status                                     | 0x00           |
| 0x14    | CODATAL       | R   | CH0 ADC low data byte                             | 0x00           |
| 0x15    | CODATAH       | R   | CH0 ADC high data byte                            | 0x00           |
| 0x16    | C1DATAL       | R   | CH1 ADC low data byte                             | 0x00           |
| 0x17    | C1DATAH       | R   | CH1 ADC high data byte                            | 0x00           |

#### Note(s):

1. Devices with a primary  $I^2C$  address of 0x29 also have a secondary  $I^2C$  address of 0x28 that can be used for read only registers to quickly read in a single block  $I^2C$  transaction.

Datasheet, PublicPage 13[v3-00] 2023-Feb-08Document Feedback



### **Command Register**

The COMMAND register specifies the address of the target register for future read and write operations, as well as issues special function commands.

| 7   | 6      | 5      | 4 | 3 | 2       | 1 | 0 |
|-----|--------|--------|---|---|---------|---|---|
| CMD | TRANSA | ACTION |   |   | ADDR/SF |   |   |

| Fields          | Bits |                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                                   |  |  |  |
|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--|--|--|
| CMD             | 7    | Select Command Rec<br>COMMAND register.                                                                                                                                                                                                                                                                                                                                                                             | gister. Must write as 1 when addressing       |  |  |  |
|                 |      | Select type of transact                                                                                                                                                                                                                                                                                                                                                                                             | ction to follow in subsequent data transfers. |  |  |  |
|                 |      | FIELD VALUE                                                                                                                                                                                                                                                                                                                                                                                                         | DESCRIPTION                                   |  |  |  |
| TD A NC A CTION | 6.5  | 00                                                                                                                                                                                                                                                                                                                                                                                                                  | Reserved - Do not use                         |  |  |  |
| TRANSACTION     | 6:5  | 01                                                                                                                                                                                                                                                                                                                                                                                                                  | Normal Operation                              |  |  |  |
|                 |      | 10                                                                                                                                                                                                                                                                                                                                                                                                                  | Reserved – Do not use                         |  |  |  |
|                 |      | 11                                                                                                                                                                                                                                                                                                                                                                                                                  | Special Function – See description below      |  |  |  |
|                 |      | Address field/special function field. Depending on the transacti type, see above, this field either specifies a special function command or selects the specific control-status-data register for subsequent read and write transactions. The field values listed below apply only to special function commands.                                                                                                    |                                               |  |  |  |
|                 |      | FIELD VALUE                                                                                                                                                                                                                                                                                                                                                                                                         | DESCRIPTION                                   |  |  |  |
| ADDP/SE         |      | 00100                                                                                                                                                                                                                                                                                                                                                                                                               | Interrupt set – forces an interrupt           |  |  |  |
|                 |      | 00110                                                                                                                                                                                                                                                                                                                                                                                                               | Clears ALS interrupt                          |  |  |  |
| ADDR/SF         | 4:0  | 00111                                                                                                                                                                                                                                                                                                                                                                                                               | Clears ALS and no persist ALS interrupt       |  |  |  |
|                 |      | 01010                                                                                                                                                                                                                                                                                                                                                                                                               | Clears no persist ALS interrupt               |  |  |  |
|                 |      | Other                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved – Do not write                       |  |  |  |
|                 |      | The interrupt set special function command sets the interrupt in the status register (0x13). For the interrupt to be visible on t INT pin, one of the interrupt enable bits in the enable register (0x00) must be asserted.  The interrupt set special function must be cleared with an inte clear special function. The ALS interrupt clear special function clear any pending interrupt(s) and are self-clearing. |                                               |  |  |  |

Page 14Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



### **Enable Register (0x00)**

The ENABLE register is used to power the device on/off, enable functions and interrupts.

| 7     | 6   | 5        | 4    | 3        | 2 | 1   | 0   |
|-------|-----|----------|------|----------|---|-----|-----|
| NPIEN | SAI | Reserved | AIEN | Reserved |   | AEN | PON |

| Fields   | Bits | Description                                                                                                                                                                              |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NPIEN    | 7    | No Persist Interrupt Enable. When asserted NP Threshold conditions will generate an interrupt, bypassing the persist filter.                                                             |
| SAI      | 6    | Sleep after interrupt. When asserted, the device will power down at the end of an ALS cycle if an interrupt has been generated.                                                          |
| Reserved | 5    | Reserved. Write as 0.                                                                                                                                                                    |
| AIEN     | 4    | ALS Interrupt Enable. When asserted permits ALS interrupts to be generated, subject to the persist filter.                                                                               |
| Reserved | 3:2  | Reserved. Write as 0.                                                                                                                                                                    |
| AEN      | 1    | ALS Enable. This field activates ALS function. Writing a one activates the ALS. Writing a zero disables the ALS.                                                                         |
| PON      | 0    | Power ON. This field activates the internal oscillator to permit the timers and ADC channels to operate. Writing a one activates the oscillator. Writing a zero disables the oscillator. |

Datasheet, PublicPage 15[v3-00] 2023-Feb-08Document Feedback



### **Control Register (0x01)**

The CONTROL register is used to configure the ALS gain and integration time. In addition, a system reset is provided. Upon power up, the CONTROL register resets to 0x00.

 7
 6
 5
 4
 3
 2
 1
 0

 SRESET
 Reserved
 AGAIN
 Reserved
 ATIME

| Fields   | Bits | Description                                                                                                 |                                       |                        |
|----------|------|-------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------|
| SRESET   | 7    | System reset. When asserted, the device will reset equivalent to a power-on reset. SRESET is self-clearing. |                                       |                        |
| Reserved | 6    | Reserved. Write as                                                                                          | 5 0.                                  |                        |
|          |      | ALS gain sets the g                                                                                         | gain of the internal integrationels.  | on amplifiers for both |
|          |      | FIELD VALUE                                                                                                 | DESCRIPT                              | TION                   |
| AGAIN    | 5:4  | 00                                                                                                          | Low gain mode                         |                        |
|          |      | 01                                                                                                          | Medium gain mode                      |                        |
|          |      | 10                                                                                                          | High gain mode                        |                        |
|          |      | 11                                                                                                          | Maximum gain mode                     |                        |
| Reserved | 3    | Reserved. Write as                                                                                          | 5 0.                                  |                        |
|          | 2:0  | ALS time sets the photodiode chan                                                                           | internal ADC integration tim<br>nels. | e for both             |
|          |      | FIELD VALUE                                                                                                 | INTEGRATION TIME                      | MAX COUNT              |
|          |      | 000                                                                                                         | 100 ms                                | 36863                  |
| ATIME    |      | 001                                                                                                         | 200 ms                                | 65535                  |
|          |      | 010                                                                                                         | 300 ms                                | 65535                  |
|          |      | 011                                                                                                         | 400 ms                                | 65535                  |
|          |      | 100                                                                                                         | 500 ms                                | 65535                  |
|          |      | 101                                                                                                         | 600 ms                                | 65535                  |

Page 16
Document Feedback



#### **ALS Interrupt Threshold Register** (0x04 - 0x0B)

The ALS interrupt threshold registers provide the values to be used as the high and low trigger points for the comparison function for interrupt generation. If CODATA crosses below the low threshold specified, or above the higher threshold, an interrupt is asserted on the interrupt pin.

If the CODATA exceeds the persist thresholds (registers: 0x04 -0x07) for the number of persist cycles configured in the PERSIST register an interrupt will be triggered. If the CODATA exceeds the no-persist thresholds (registers: 0x08 - 0x0B) an interrupt will be triggered immediately following the end of the current integration.

Note that while the interrupt is observable in the STATUS register (0x13), it is visible only on the INT pin when AIEN or NPIEN are enabled in the ENABLE register (0x00).

Upon power up, the interrupt threshold registers default to 0x00.

| Register | Address | Bits | Description                              |
|----------|---------|------|------------------------------------------|
| AILTL    | 0x04    | 7:0  | ALS low threshold lower byte             |
| AILTH    | 0x05    | 7:0  | ALS low threshold upper byte             |
| AIHTL    | 0x06    | 7:0  | ALS high threshold lower byte            |
| AIHTH    | 0x07    | 7:0  | ALS high threshold upper byte            |
| NPAILTL  | 0x08    | 7:0  | No Persist ALS low threshold lower byte  |
| NPAILTH  | 0x09    | 7:0  | No Persist ALS low threshold upper byte  |
| NPAIHTL  | 0x0A    | 7:0  | No Persist ALS high threshold lower byte |
| NPAIHTH  | 0x0B    | 7:0  | No Persist ALS high threshold upper byte |

**Datasheet, Public** Page 17 **Document Feedback** 



### PERSIST Register (0x0C)

The Interrupt persistence filter sets the number of consecutive out-of-range ALS cycles necessary to generate an interrupt. Out-of-range is determined by comparing CODATA (0x14 and 0x15) to the interrupt threshold registers (0x04 - 0x07). Note that the no-persist ALS interrupt is not affected by the interrupt persistence filter. Upon power up, the interrupt persistence filter register resets to 0x00.

| 7 | 6    | 5     | 4 | 3 | 2   | 1   | 0 |
|---|------|-------|---|---|-----|-----|---|
|   | Rese | erved |   |   | API | ERS |   |

| Field    | Bits | Description               |                                        |  |  |
|----------|------|---------------------------|----------------------------------------|--|--|
| Reserved | 7:4  | Reserved. Write as 0.     | Reserved. Write as 0.                  |  |  |
|          |      | ALS interrupt persistence | ALS interrupt persistence filter       |  |  |
|          |      | FIELD VALUE               | PERSISTENCE                            |  |  |
|          |      | 0000                      | Every ALS cycle generates an interrupt |  |  |
|          |      | 0001                      | Any value outside of threshold range   |  |  |
|          |      | 0010                      | 2 consecutive values out of range      |  |  |
|          |      | 0011                      | 3 consecutive values out of range      |  |  |
|          |      | 0100                      | 5 consecutive values out of range      |  |  |
|          |      | 0101                      | 10 consecutive values out of range     |  |  |
| APERS    | 3:0  | 0110                      | 15 consecutive values out of range     |  |  |
| APENS    | 3.0  | 0111                      | 20 consecutive values out of range     |  |  |
|          |      | 1000                      | 25 consecutive values out of range     |  |  |
|          |      | 1001                      | 30 consecutive values out of range     |  |  |
|          |      | 1010                      | 35 consecutive values out of range     |  |  |
|          |      | 1011                      | 40 consecutive values out of range     |  |  |
|          |      | 1100                      | 45 consecutive values out of range     |  |  |
|          |      | 1101                      | 50 consecutive values out of range     |  |  |
|          |      | 1110                      | 55 consecutive values out of range     |  |  |
|          |      | 1111                      | 60 consecutive values out of range     |  |  |

Page 18
Document Feedback



### PID Register (0x11)

The PID register provides an identification of the devices package. This register is a read-only register whose value never changes.

7 6 5 4 3 2 1 0

| Reserved | PACKAGEID | Reserved |
|----------|-----------|----------|
|          |           |          |

| Field    | Bits | Description                 |
|----------|------|-----------------------------|
| Reserved | 7:6  | Reserved.                   |
| PID      | 5:4  | Package Identification = 00 |
| Reserved | 3:0  | Reserved.                   |

### ID Register (0x12)

The ID register provides the device identification. This register is a read-only register whose value never changes.

7 6 5 4 3 2 1 0

ID

| Field | Bits | Description                  |
|-------|------|------------------------------|
| ID    | 7:0  | Device Identification = 0x50 |

Datasheet, PublicPage 19[v3-00] 2023-Feb-08Document Feedback



### Status Register (0x13)

The Status Register provides the internal status of the device. This register is read only.

 7
 6
 5
 4
 3
 2
 1
 0

 Reserved
 NPINTR
 AINT
 Reserved
 AVALID

| Field    | Bits | Description                                                                                                    |  |
|----------|------|----------------------------------------------------------------------------------------------------------------|--|
| Reserved | 7:6  | Reserved. Write at zero.                                                                                       |  |
| NPINTR   | 5    | No-persist Interrupt. Indicates that the device has encountered a no-persist interrupt condition.              |  |
| AINT     | 4    | ALS Interrupt. Indicates that the device is asserting an ALS interrupt.                                        |  |
| Reserved | 3:1  | Reserved.                                                                                                      |  |
| AVALID   | 0    | ALS Valid. Indicates that the ADC channels have completed an integration cycle since the AEN bit was asserted. |  |

Page 20 Document Feedback



### ALS Data Register (0x14 - 0x17)

ALS data is stored as two 16-bit values; one for each channel. When the lower byte of either channel is read, the upper byte of the same channel is latched into a shadow register. The shadow register ensures that both bytes are the result of the same ALS integration cycle, even if additional integration cycles occur between the lower byte and upper byte register readings. Each channel independently operates the upper byte shadow register. So to minimize the potential for skew between CHO and CH1 data, it is recommended to read all four ADC bytes in sequence.

| Register | Address | Bits | Description            |
|----------|---------|------|------------------------|
| CODATAL  | 0x14    | 7:0  | ALS CH0 data low byte  |
| CODATAH  | 0x15    | 7:0  | ALS CH0 data high byte |
| C1DATAL  | 0x16    | 7:0  | ALS CH1 data low byte  |
| C1DATAH  | 0x17    | 7:0  | ALS CH1 data high byte |

Datasheet, PublicPage 21[v3-00] 2023-Feb-08Document Feedback



### **Application Information**

Figure 16 shows a typical hardware application circuit. A 1- $\mu$ F low-ESR decoupling capacitor should be placed as close as possible to the  $V_{DD}$  pin.  $V_{BUS}$  in this figure refers to the  $I^2$ C bus voltage, which is equal to  $V_{DD}$ .

Figure 16:
Typical Application Hardware Circuit



The  $I^2C$  signals and the Interrupt are open-drain outputs and require pull-up resistors. The pull-up resistor (RP) value is a function of the  $I^2C$  bus speed, the  $I^2C$  bus voltage, and the capacitive load. The ams OSRAM EVM running at 400 kbps, uses 1.5-k $\Omega$  resistors. A 10-k $\Omega$  pull-up resistor (RPI) can be used for the interrupt line.

Page 22Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



### **PCB Pad Layout**

Suggested land pattern based on the IPC-7351B Generic Requirements for Surface Mount Design and Land Pattern Standard (2010) for the small outline no-lead (SON) package is shown in Figure 17.

Figure 17:
Suggested FN Package PCB Layout (Top View)



#### Note(s):

- 1. All linear dimensions are in millimeters.
- $2. \, This \, drawing \, is \, subject \, to \, change \, without \, notice.$

Datasheet, PublicPage 23[v3-00] 2023-Feb-08Document Feedback



### **Package Drawings & Markings**

Figure 18: FN Package – Dual Flat No-Lead Packaging Configuration



#### Note(s):

- 1. All linear dimensions are in micrometers.
- 2. The die is centered within the package within a tolerance of  $\pm 75\ \mu m.$
- 3. Package top surface is molded with an electrically non-conductive clear plastic compound having an index of refraction of 1.55.
- 4. Contact finish is copper alloy A194 with pre-plated NiPdAu lead finish.
- 5. This package contains no lead (Pb).
- 6. This drawing is subject to change without notice.

Page 24Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



#### **Mechanical Data**

Figure 19: FN Package Carrier Tape and Reel Information



#### Note(s):

- 1. All linear dimensions are in millimeters. Dimension tolerance is  $\pm$  0.10 mm unless otherwise noted.
- 2. The dimensions on this drawing are for illustrative purposes only. Dimensions of an actual carrier may vary slightly.
- 3. Symbols on drawing  $A_O$ ,  $B_O$  and  $K_O$  are defined in ANSI EIA Standard 481-B 2001.
- 4. Each reel is 178 millimeters in diameter and contains 3500 parts.
- 5. ams OSRAM packaging tape and reel conform to the requirements of EIA Standard 481 B.
- 6. In accordance with EIA Standard, device pin 1 is located next to the sprocket holes in the tape.
- 7. This drawing is subject to change without notice.

Datasheet, PublicPage 25[v3-00] 2023-Feb-08Document Feedback



### **Soldering Information**

The package has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate.

The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

Figure 20: Solder Reflow Profile

| Parameter                                              | Reference         | Device         |
|--------------------------------------------------------|-------------------|----------------|
| Average temperature gradient in preheating             |                   | 2.5 °C/s       |
| Soak time                                              | t <sub>soak</sub> | 2 to 3 minutes |
| Time above 217 °C (T <sub>1</sub> )                    | t <sub>1</sub>    | Max 60 s       |
| Time above 230 °C (T <sub>2</sub> )                    | t <sub>2</sub>    | Max 50 s       |
| Time above T <sub>peak</sub> - 10 °C (T <sub>3</sub> ) | t <sub>3</sub>    | Max 10 s       |
| Peak temperature in reflow                             | T <sub>peak</sub> | 260 °C         |
| Temperature gradient in cooling                        |                   | Max -5 °C/s    |

Figure 21: Solder Reflow Profile Graph



Page 26Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



### **Storage Information**

#### **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping.

Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### **Shelf Life**

The calculated shelf life of the device in an unopened moisture barrier bag is 24 months from the date code on the bag when stored under the following conditions:

· Shelf Life: 24 months

• Ambient Temperature:  $< 40^{\circ}C$ 

• Relative Humidity: < 90%

Rebaking of the devices will be required if the devices exceed the 24 months shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

#### Floor Life

The FN package has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

• Floor Life: 168 hours

• Ambient Temperature: < 30°C

• Relative Humidity: < 60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

#### **Rebaking Instructions**

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.

Page 27
[v3-00] 2023-Feb-08

Document Feedback



### **Ordering & Contact Information**

Figure 22: Ordering Information

| Ordering Code | Address | Interface                        | Delivery Form |
|---------------|---------|----------------------------------|---------------|
| TSL25911FN    | 0x29    | $I^2CV_{bus} = V_{DD}$ Interface | ODFN-6        |

Buy our products or get free samples online at:

www.ams.com/Product

Technical Support is available at:

www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

ams\_sales@ams.com

For sales offices, distributors and representatives, please visit:

www.ams.com/Contact

#### Headquarters

ams-OSRAM AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0

Website: www.ams.com

Page 28Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



### **RoHS Compliant & ams Green** Statement

RoHS: The term RoHS compliant means that ams-OSRAM AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories plus additional 4 substance categories (per amendment EU 2015/863), including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

ams Green (RoHS compliant and no Sb/Br/Cl): ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) and do not contain Chlorine (Cl not exceed 0.1% by weight in homogeneous material).

**Important Information:** The information provided in this statement represents ams-OSRAM AG knowledge and belief as of the date that it is provided. ams-OSRAM AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams-OSRAM AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams-OSRAM AG and ams-OSRAM AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

**Datasheet**, Public Page 29 **Document Feedback** 



#### **Copyrights & Disclaimer**

Copyright ams-OSRAM AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams-OSRAM AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams-OSRAM AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein, ams-OSRAM AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams-OSRAM AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams-OSRAM AG for each application. This product is provided by ams-OSRAM AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams-OSRAM AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams-OSRAM AG rendering of technical or other services.

Page 30

Document Feedback

[v3-00] 2023-Feb-08



### **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                               |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                                 |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice                  |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |

Datasheet, Public Page 31 Document Feedback



### **Revision Information**

| Changes from 2-04 (2018-Jun-05) to current revision 3-00 (2023-Feb-08) | Page |
|------------------------------------------------------------------------|------|
| Updated "Shelf Life" to 24 months                                      | 27   |
| Updated Ordering Information                                           | 28   |

#### Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- 2. Correction of typographical errors is not explicitly mentioned.

Page 32Datasheet, PublicDocument Feedback[v3-00] 2023-Feb-08



#### **Content Guide**

- 1 General Description
- 2 Block Diagram
- 3 Detailed Description
- 4 Pin Assignment
- 5 Absolute Maximum Ratings
- **6 Electrical Characteristics**
- 9 Timing Characteristics
- 10 Timing Diagrams
- 11 Typical Operating Characteristics

#### 13 Register Description

- 14 Command Register
- 15 Enable Register (0x00)
- 16 Control Register (0x01)
- 17 ALS Interrupt Threshold Register (0x04 0x0B)
- 18 PERSIST Register (0x0C)
- 19 PID Register (0x11)
- 19 ID Register (0x12)
- 20 Status Register (0x13)
- 21 ALS Data Register (0x14 0x17)
- 22 Application Information
- 23 PCB Pad Layout
- 24 Package Drawings & Markings
- 25 Mechanical Data
- 26 Soldering Information

#### 27 Storage Information

- 27 Moisture Sensitivity
- 27 Shelf Life
- 27 Floor Life
- 27 Rebaking Instructions
- 28 Ordering & Contact Information
- 29 RoHS Compliant & ams Green Statement
- 30 Copyrights & Disclaimer
- 31 Document Status
- 32 Revision Information

Datasheet, PublicPage 33[v3-00] 2023-Feb-08Document Feedback